TY - CHAP U1 - Konferenzveröffentlichung A1 - Wittmann, Jürgen A1 - Rosahl, Thoralf A1 - Wicht, Bernhard ED - Andreani, Pietro T1 - A 50V high-speed level shifter with high dv/dt immunity for multi-MHz DCDC converters T2 - ESSCIRC 2014 - 40th European Solid State Circuits Conference ; Venice, Italy, 22 - 26 September 2014 N2 - Size and cost of a switched mode power supply can be reduced by increasing the switching frequency. The maximum switching frequency and the maximum input voltage range, respectively, is limited by the minimum propagated on-time pulse, which is mainly determined by the level shifter speed. At switching frequencies above 10 MHz, a voltage conversion with an input voltage range up to 50 V and output voltages below 5 V requires an on-time of a pulse width modulated signal of less than 5 ns. This cannot be achieved with conventional level shifters. This paper presents a level shifter circuit, which controls an NMOS power FET on a high-voltage domain up to 50 V. The level shifter was implemented as part of a DCDC converter in a 180 nm BiCMOS technology. Experimental results confirm a propagation delay of 5 ns and on-time pulses of less than 3 ns. An overlapping clamping structure with low parasitic capacitances in combination with a high-speed comparator makes the level shifter also very robust against large coupling currents during high-side transitions as fast as 20 V/ns, verified by measurements. Due to the high dv/dt, capacitive coupling currents can be two orders of magnitude larger than the actual signal current. Depending on the conversion ratio, the presented level shifter enables an increase of the switching frequency for multi-MHz converters towards 100 MHz. It supports high input voltages up to 50 V and it can be applied also to other high-speed applications. Y1 - 2014 SN - 978-1-4799-5697-5 SB - 978-1-4799-5697-5 U6 - https://doi.org/10.1109/ESSCIRC.2014.6942044 DO - https://doi.org/10.1109/ESSCIRC.2014.6942044 SP - 151 EP - 154 S1 - 4 PB - IEEE CY - Piscataway, NJ ER -